Unified RTN and BTI statistical compact modeling from a defect-centric perspective

Abstract

In nowadays deeply scaled CMOS technologies, time-dependent variability effects have become important concerns for analog and digital circuit design. Transistor parameter shifts caused by Bias Temperature Instability and Random Telegraph Noise phenomena can lead to deviations of the circuit performance or even to its fatal failure. In this scenario extensive and accurate device characterization under several test conditions has become an unavoidable step towards trustworthy implementing the stochastic reliability models. In this paper, the statistical distributions of threshold voltage shifts in nanometric CMOS transistors will be studied at near threshold, nominal and accelerated aging conditions. Statistical modelling of RTN and BTI combined effects covering the full voltage range is presented. The results of this work suppose a complete modelling approach of BTI and RTN that can be applied in a wide range of voltages for reliability predictions.

Document Type

Article

Language

English

Subjects and keywords

CMOS; BTI; RTN; Defects; Modelling; Characterization; Reliability

Publisher

 

Related items

Agencia Estatal de Investigación TEC2016-75151-C3-R

Agencia Estatal de Investigación PID2019-103869RB

Solid-state electronics ; Vol. 185 (November 2021), p. 108112

Recommended citation

This citation was generated automatically.

Rights

open access

Aquest document està subjecte a una llicència d'ús Creative Commons. Es permet la reproducció total o parcial, la distribució, i la comunicació pública de l'obra, sempre que no sigui amb finalitats comercials, i sempre que es reconegui l'autoria de l'obra original. No es permet la creació d'obres derivades.

https://creativecommons.org/licenses/by-nc-nd/4.0/

This item appears in the following Collection(s)