dc.contributor.author
Soleimani, Mohammad Arman
dc.contributor.author
Rohbani, Nezam
dc.contributor.author
Cristal Kestelman, Adrián
dc.contributor.author
Unsal, Osman Sabri
dc.contributor.author
Sarbazi-Azad, Hamid
dc.identifier
Soleimani, M. [et al.]. WISEDRAM: a reliable bitwise in-DRAM accelerator. A: Design Automation Conference. «2025 62nd ACM/IEEE Design Automation Conference (DAC): 22-25 June 2025». Institute of Electrical and Electronics Engineers (IEEE), 2025. ISBN 979-8-3315-0304-8. DOI 10.1109/DAC63849.2025.11133397 .
dc.identifier
979-8-3315-0304-8
dc.identifier
https://hdl.handle.net/2117/444981
dc.identifier
10.1109/DAC63849.2025.11133397
dc.description.abstract
Processing-in-Memory (PIM) aims to address the costly data movement between processing elements and memory subsystem, by computing simple operations inside DRAM in parallel. The large capacity, wide activation size during cell access, and the maturity of DRAM technology, make this technology a great choice for PIM techniques. Nonetheless, vulnerability to process variation and noises, internal leakage of the cells, and high latency in cell access, limit the utilization of processing in DRAMs for real-world applications. This work proposes a fast PIM technique, called WISEDRAM, which leverages one row of special cells, called X-cells, to enable in-DRAM bulk-bitwise operations. Unlike previous approaches, WISEDRAM retains the conventional DRAM cell access procedure, thereby ensuring the reliability of cell access for reads and writes at a level equivalent to that of conventional DRAMs. Compared with the state-of-the-art, WISEDRAM exhibits 22% reduction in average bitwise computation latency and a 71% improvement in XOR operation execution speed, while imposing an area overhead of 1.6%.
dc.description.abstract
This work is part of the project PID2023-146511NB-I00 funded by the Spanish Ministry of Science, Innovation and Universities MICIU /AEI /10.13039/501100011033 and EU ERDF. This publication is promoted by the Barcelona Zettascale Laboratory, backed by the Ministry for Digital Transformation and of Public Services, within the framework of the Recovery, Transformation, and Resilience Plan – funded by the European Union – NextGenerationEU.
dc.description.abstract
Peer Reviewed
dc.description.abstract
Postprint (author's final draft)
dc.format
application/pdf
dc.publisher
Institute of Electrical and Electronics Engineers (IEEE)
dc.relation
https://ieeexplore.ieee.org/abstract/document/11133397
dc.relation
info:eu-repo/grantAgreement/AEI/Plan Estatal de Investigación Científica y Técnica y de Innovación 2021-2023/PID2023-146511NB-I00/ES/ARQUITECTURA DE COMPUTADORES DE ALTAS PRESTACIONES/
dc.subject
Àrees temàtiques de la UPC::Informàtica::Arquitectura de computadors
dc.subject
Processing-In-Memory
dc.subject
Bitwise operation
dc.title
WISEDRAM: a reliable bitwise in-DRAM accelerator
dc.type
Conference report