Inherently workload-balanced clustered microarchitecture

dc.contributor
Universitat Politècnica de Catalunya. Departament d'Arquitectura de Computadors
dc.contributor
Universitat Politècnica de Catalunya. ARCO - Microarquitectura i Compiladors
dc.contributor.author
Abella Ferrer, Jaume
dc.contributor.author
González Colás, Antonio María
dc.date.issued
2005
dc.identifier
Abella, J., Gonzalez, A. Inherently workload-balanced clustered microarchitecture. A: IEEE International Parallel and Distributed Processing Symposium. "19th IEEE International Parallel and Distributed Processing Syposium: April 4-8, 2005, Denver, Colorado: proceedings". Denver, Colorado: Institute of Electrical and Electronics Engineers (IEEE), 2005, p. 1-10.
dc.identifier
0-7695-2312-9
dc.identifier
https://hdl.handle.net/2117/96789
dc.identifier
10.1109/IPDPS.2005.258
dc.description.abstract
The performance of clustered microarchitectures relies on steering schemes that try to find the best trade-off between workload balance and inter-cluster communication penalties. In previously proposed clustered processors, reducing communication penalties and balancing the workload are opposite targets, since improving one usually implies a detriment in the other. In this paper we propose a new clustered microarchitecture that can minimize communication penalties without compromising workload balance. The key idea is to arrange the clusters in a ring topology in such a way that results of one cluster can be forwarded to the neighbor cluster with a very short latency. In this way, minimizing communication penalties is favored when the producer of a value and its consumer are placed in adjacent clusters, which also favors workload balance. The proposed microarchitecture is shown to outperform a state-of-the-art clustered processor. For instance, for an 8-cluster configuration and just one fully pipelined unidirectional bus, 15% speedup is achieved on average for FP programs.
dc.description.abstract
Peer Reviewed
dc.description.abstract
Postprint (published version)
dc.format
10 p.
dc.format
application/pdf
dc.language
eng
dc.publisher
Institute of Electrical and Electronics Engineers (IEEE)
dc.relation
http://ieeexplore.ieee.org/document/1419837/
dc.rights
Open Access
dc.subject
Àrees temàtiques de la UPC::Informàtica::Arquitectura de computadors
dc.subject
Microprocessors
dc.subject
Microarchitecture
dc.subject
Wire
dc.subject
Computer architecture
dc.subject
Topology
dc.subject
Clocks
dc.subject
Microprocessors
dc.subject
Pipelines
dc.subject
Process design
dc.subject
Delay effects
dc.subject
Energy consumption
dc.subject
Microprocessadors
dc.title
Inherently workload-balanced clustered microarchitecture
dc.type
Conference report


Ficheros en el ítem

FicherosTamañoFormatoVer

No hay ficheros asociados a este ítem.

Este ítem aparece en la(s) siguiente(s) colección(ones)

E-prints [73124]