Title:
|
Measuring the tolerance of self-adaptive clocks to supply voltage noise
|
Author:
|
Pérez Puigdemont, Jordi; Moll Echeto, Francisco de Borja; Cortadella, Jordi
|
Other authors:
|
Universitat Politècnica de Catalunya. Departament d'Enginyeria Electrònica; Universitat Politècnica de Catalunya. Departament de Llenguatges i Sistemes Informàtics; Universitat Politècnica de Catalunya. HIPICS - Grup de Circuits i Sistemes Integrats d'Altes Prestacions; Universitat Politècnica de Catalunya. ALBCOM - Algorismia, Bioinformàtica, Complexitat i Mètodes Formals |
Abstract:
|
Simultaneous switching noise has become an important issue due to its signal integrity and timing implications.
Therefore a lot of time and resources are spent during the PDN design to minimize the supply voltage variation. This paper presents the self-adaptive clock as an alternative to tolerate the critical path delay variation due to supply noise thanks to its self-adaptable nature. A self-adaptive clock generation circuit is
proposed in this paper and its benefits, in terms of clock period reduction, are assessed under a realistic supply noise obtained through simulation for different switching activities. |
Abstract:
|
Peer Reviewed |
Subject(s):
|
-Àrees temàtiques de la UPC::Informàtica::Informàtica teòrica::Algorísmica i teoria de la complexitat -Àrees temàtiques de la UPC::Enginyeria electrònica::Electrònica de potència -Power supply noise -Timing -Adaptive clocks -Tolerance to variations -Process variations -Circuits integrats -- CMOS |
Rights:
|
|
Document type:
|
Article - Published version Conference Object |
Share:
|
|