Physical design of a RISC-V processor with accelerators chip in 22nm FDSOI technology

Other authors

Universitat Politècnica de Catalunya. Departament d'Enginyeria Electrònica

Moll Echeto, Francisco de Borja

Alonso Casanovas, Oscar

Publication date

2023-02-07

Abstract

This thesis contains the physical design for the Kameleon chip as well as for its processing cores IP. The Kameleon chip is a digital SoC containing 2 cores as well as multiple accelerators developed by the DRAC partnership. Firstly, we explain our goals for the working frequencies of the finished design, as well as a description of the different IPs to be integrated within it and their functions. Then a step by step explanation of the physical designs for the Cores IP and Kameleon SoC is presented. Lastly an analysis is made of the physical designs, where we find out that we have managed to make a working design even if the frequencies that can be achieved are a bit lower than what we had hoped for.

Document Type

Master thesis

Language

English

Publisher

Universitat Politècnica de Catalunya

Recommended citation

This citation was generated automatically.

Rights

S'autoritza la difusió de l'obra mitjançant la llicència Creative Commons o similar 'Reconeixement-NoComercial- SenseObraDerivada'

Open Access

This item appears in the following Collection(s)