Force-balance interface circuit based on floating MOSFET capacitors for micro-machined capacitive accelerometers

Fecha de publicación

2009-06-19T08:06:54Z

2009-06-19T08:06:54Z

2006

Resumen

The feasibility of a force-balance interface based on a second-order delta-sigma (/spl Delta//spl Sigma/) modulator for capacitive sensors has been analyzed in order to delimit the requirements to assure system stability for a given set of constraints related to the sensor-modulator system. A /spl Delta//spl Sigma/ modulator based on a switched-capacitor architecture with floating MOSFET capacitors has been implemented using a 0.7-/spl mu/m CMOS process. Nonlinear effects related to voltage dependence of the floating MOSFET capacitors have been avoided using a modulator architecture based on charge integrators. The behavior of the new proposed modulator has been measured experimentally and compared with an equivalent interface made with lineal capacitors. Similar results were obtained from both systems. In both circuits, the modulator resolution was better than 14 bits at a sample frequency of 250 kHz, and oversampling ratio of 256.

Tipo de documento

Artículo


Versión publicada

Lengua

Inglés

Publicado por

IEEE

Documentos relacionados

Reproducció del document publicat a http://dx.doi.org/10.1109/TCSII.2006.875315

IEEE Transactions on Circuits and Systems Part II: Express Briefs, 2006, vol. 53, núm. 7, p. 546-552.

http://dx.doi.org/10.1109/TCSII.2006.875315

Citación recomendada

Esta citación se ha generado automáticamente.

Derechos

(c) IEEE, 2006

Este ítem aparece en la(s) siguiente(s) colección(ones)